2019-01-24 00:43:48 +01:00
|
|
|
/* Copyright 2017 Jason Williams
|
|
|
|
* Copyright 2018 Jack Humbert
|
2019-01-28 02:07:07 +01:00
|
|
|
* Copyright 2019 Clueboard
|
2021-11-02 00:40:01 +01:00
|
|
|
* Copyright 2021 Doni Crosby
|
2019-01-24 00:43:48 +01:00
|
|
|
*
|
|
|
|
* This program is free software: you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation, either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "is31fl3731-simple.h"
|
2023-09-13 14:53:15 +02:00
|
|
|
#include <string.h>
|
2019-01-24 00:43:48 +01:00
|
|
|
#include "i2c_master.h"
|
2019-12-29 19:21:58 +01:00
|
|
|
#include "wait.h"
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#define IS31FL3731_REG_CONFIG 0x00
|
|
|
|
#define IS31FL3731_REG_CONFIG_PICTUREMODE 0x00
|
|
|
|
#define IS31FL3731_REG_CONFIG_AUTOPLAYMODE 0x08
|
|
|
|
#define IS31FL3731_REG_CONFIG_AUDIOPLAYMODE 0x18
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#define IS31FL3731_CONF_PICTUREMODE 0x00
|
|
|
|
#define IS31FL3731_CONF_AUTOFRAMEMODE 0x04
|
|
|
|
#define IS31FL3731_CONF_AUDIOMODE 0x08
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#define IS31FL3731_REG_PICTUREFRAME 0x01
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2021-11-02 00:40:01 +01:00
|
|
|
// Not defined in the datasheet -- See AN for IC
|
2023-09-13 14:53:15 +02:00
|
|
|
#define IS31FL3731_REG_GHOST_IMAGE_PREVENTION 0xC2 // Set bit 4 to enable de-ghosting
|
2021-11-02 00:40:01 +01:00
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#define IS31FL3731_REG_SHUTDOWN 0x0A
|
|
|
|
#define IS31FL3731_REG_AUDIOSYNC 0x06
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#define IS31FL3731_COMMANDREGISTER 0xFD
|
|
|
|
#define IS31FL3731_BANK_FUNCTIONREG 0x0B // helpfully called 'page nine'
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#ifndef IS31FL3731_I2C_TIMEOUT
|
|
|
|
# define IS31FL3731_I2C_TIMEOUT 100
|
2019-01-24 00:43:48 +01:00
|
|
|
#endif
|
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#ifndef IS31FL3731_I2C_PERSISTENCE
|
|
|
|
# define IS31FL3731_I2C_PERSISTENCE 0
|
2019-01-24 00:43:48 +01:00
|
|
|
#endif
|
|
|
|
|
|
|
|
// Transfer buffer for TWITransmitData()
|
|
|
|
uint8_t g_twi_transfer_buffer[20];
|
|
|
|
|
|
|
|
// These buffers match the IS31FL3731 PWM registers 0x24-0xB3.
|
|
|
|
// Storing them like this is optimal for I2C transfers to the registers.
|
|
|
|
// We could optimize this and take out the unused registers from these
|
2023-07-29 07:25:00 +02:00
|
|
|
// buffers and the transfers in is31fl3731_write_pwm_buffer() but it's
|
2019-01-24 00:43:48 +01:00
|
|
|
// probably not worth the extra complexity.
|
2023-09-13 14:53:15 +02:00
|
|
|
uint8_t g_pwm_buffer[IS31FL3731_DRIVER_COUNT][144];
|
|
|
|
bool g_pwm_buffer_update_required[IS31FL3731_DRIVER_COUNT] = {false};
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-09-27 08:11:28 +02:00
|
|
|
uint8_t g_led_control_registers[IS31FL3731_DRIVER_COUNT][18] = {0};
|
|
|
|
bool g_led_control_registers_update_required[IS31FL3731_DRIVER_COUNT] = {false};
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_write_register(uint8_t addr, uint8_t reg, uint8_t data) {
|
2019-01-24 00:43:48 +01:00
|
|
|
g_twi_transfer_buffer[0] = reg;
|
|
|
|
g_twi_transfer_buffer[1] = data;
|
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#if IS31FL3731_I2C_PERSISTENCE > 0
|
|
|
|
for (uint8_t i = 0; i < IS31FL3731_I2C_PERSISTENCE; i++) {
|
|
|
|
if (i2c_transmit(addr << 1, g_twi_transfer_buffer, 2, IS31FL3731_I2C_TIMEOUT) == 0) {
|
2019-08-30 20:19:03 +02:00
|
|
|
break;
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
2019-08-30 20:19:03 +02:00
|
|
|
}
|
|
|
|
#else
|
2023-09-13 14:53:15 +02:00
|
|
|
i2c_transmit(addr << 1, g_twi_transfer_buffer, 2, IS31FL3731_I2C_TIMEOUT);
|
2019-08-30 20:19:03 +02:00
|
|
|
#endif
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_write_pwm_buffer(uint8_t addr, uint8_t *pwm_buffer) {
|
2019-01-24 00:43:48 +01:00
|
|
|
// assumes bank is already selected
|
|
|
|
|
|
|
|
// transmit PWM registers in 9 transfers of 16 bytes
|
|
|
|
// g_twi_transfer_buffer[] is 20 bytes
|
|
|
|
|
|
|
|
// iterate over the pwm_buffer contents at 16 byte intervals
|
|
|
|
for (int i = 0; i < 144; i += 16) {
|
|
|
|
// set the first register, e.g. 0x24, 0x34, 0x44, etc.
|
|
|
|
g_twi_transfer_buffer[0] = 0x24 + i;
|
|
|
|
// copy the data from i to i+15
|
|
|
|
// device will auto-increment register for data after the first byte
|
|
|
|
// thus this sets registers 0x24-0x33, 0x34-0x43, etc. in one transfer
|
2023-04-30 04:35:27 +02:00
|
|
|
memcpy(g_twi_transfer_buffer + 1, pwm_buffer + i, 16);
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2023-09-13 14:53:15 +02:00
|
|
|
#if IS31FL3731_I2C_PERSISTENCE > 0
|
|
|
|
for (uint8_t i = 0; i < IS31FL3731_I2C_PERSISTENCE; i++) {
|
|
|
|
if (i2c_transmit(addr << 1, g_twi_transfer_buffer, 17, IS31FL3731_I2C_TIMEOUT) == 0) break;
|
2019-08-30 20:19:03 +02:00
|
|
|
}
|
|
|
|
#else
|
2023-09-13 14:53:15 +02:00
|
|
|
i2c_transmit(addr << 1, g_twi_transfer_buffer, 17, IS31FL3731_I2C_TIMEOUT);
|
2019-08-30 20:19:03 +02:00
|
|
|
#endif
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-11-01 01:53:45 +01:00
|
|
|
void is31fl3731_init_drivers(void) {
|
|
|
|
i2c_init();
|
|
|
|
|
|
|
|
is31fl3731_init(IS31FL3731_I2C_ADDRESS_1);
|
|
|
|
#if defined(IS31FL3731_I2C_ADDRESS_2)
|
|
|
|
is31fl3731_init(IS31FL3731_I2C_ADDRESS_2);
|
|
|
|
# if defined(IS31FL3731_I2C_ADDRESS_3)
|
|
|
|
is31fl3731_init(IS31FL3731_I2C_ADDRESS_3);
|
|
|
|
# if defined(IS31FL3731_I2C_ADDRESS_4)
|
|
|
|
is31fl3731_init(IS31FL3731_I2C_ADDRESS_4);
|
|
|
|
# endif
|
|
|
|
# endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
for (int i = 0; i < IS31FL3731_LED_COUNT; i++) {
|
|
|
|
is31fl3731_set_led_control_register(i, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
is31fl3731_update_led_control_registers(IS31FL3731_I2C_ADDRESS_1, 0);
|
|
|
|
#if defined(IS31FL3731_I2C_ADDRESS_2)
|
|
|
|
is31fl3731_update_led_control_registers(IS31FL3731_I2C_ADDRESS_2, 1);
|
|
|
|
# if defined(IS31FL3731_I2C_ADDRESS_3)
|
|
|
|
is31fl3731_update_led_control_registers(IS31FL3731_I2C_ADDRESS_3, 2);
|
|
|
|
# if defined(IS31FL3731_I2C_ADDRESS_4)
|
|
|
|
is31fl3731_update_led_control_registers(IS31FL3731_I2C_ADDRESS_4, 3);
|
|
|
|
# endif
|
|
|
|
# endif
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_init(uint8_t addr) {
|
2019-01-24 00:43:48 +01:00
|
|
|
// In order to avoid the LEDs being driven with garbage data
|
|
|
|
// in the LED driver's PWM registers, first enable software shutdown,
|
|
|
|
// then set up the mode and other settings, clear the PWM registers,
|
|
|
|
// then disable software shutdown.
|
|
|
|
|
|
|
|
// select "function register" bank
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_COMMANDREGISTER, IS31FL3731_BANK_FUNCTIONREG);
|
2019-01-24 00:43:48 +01:00
|
|
|
|
|
|
|
// enable software shutdown
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_REG_SHUTDOWN, 0x00);
|
|
|
|
#ifdef IS31FL3731_DEGHOST // set to enable de-ghosting of the array
|
|
|
|
is31fl3731_write_register(addr, IS31FL3731_REG_GHOST_IMAGE_PREVENTION, 0x10);
|
2021-11-02 00:40:01 +01:00
|
|
|
#endif
|
2019-12-29 19:21:58 +01:00
|
|
|
|
2019-01-24 00:43:48 +01:00
|
|
|
// this delay was copied from other drivers, might not be needed
|
|
|
|
wait_ms(10);
|
|
|
|
|
|
|
|
// picture mode
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_REG_CONFIG, IS31FL3731_REG_CONFIG_PICTUREMODE);
|
2019-01-24 00:43:48 +01:00
|
|
|
// display frame 0
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_REG_PICTUREFRAME, 0x00);
|
2019-01-24 00:43:48 +01:00
|
|
|
// audio sync off
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_REG_AUDIOSYNC, 0x00);
|
2019-01-24 00:43:48 +01:00
|
|
|
|
|
|
|
// select bank 0
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_COMMANDREGISTER, 0);
|
2019-01-24 00:43:48 +01:00
|
|
|
|
|
|
|
// turn off all LEDs in the LED control register
|
|
|
|
for (int i = 0x00; i <= 0x11; i++) {
|
2023-07-29 07:25:00 +02:00
|
|
|
is31fl3731_write_register(addr, i, 0x00);
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
// turn off all LEDs in the blink control register (not really needed)
|
|
|
|
for (int i = 0x12; i <= 0x23; i++) {
|
2023-07-29 07:25:00 +02:00
|
|
|
is31fl3731_write_register(addr, i, 0x00);
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
// set PWM on all LEDs to 0
|
|
|
|
for (int i = 0x24; i <= 0xB3; i++) {
|
2023-07-29 07:25:00 +02:00
|
|
|
is31fl3731_write_register(addr, i, 0x00);
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
// select "function register" bank
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_COMMANDREGISTER, IS31FL3731_BANK_FUNCTIONREG);
|
2019-01-24 00:43:48 +01:00
|
|
|
|
|
|
|
// disable software shutdown
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_REG_SHUTDOWN, 0x01);
|
2019-01-24 00:43:48 +01:00
|
|
|
|
|
|
|
// select bank 0 and leave it selected.
|
|
|
|
// most usage after initialization is just writing PWM buffers in bank 0
|
|
|
|
// as there's not much point in double-buffering
|
2023-09-13 14:53:15 +02:00
|
|
|
is31fl3731_write_register(addr, IS31FL3731_COMMANDREGISTER, 0);
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_set_value(int index, uint8_t value) {
|
2023-10-04 11:12:50 +02:00
|
|
|
is31fl3731_led_t led;
|
2023-11-01 01:53:45 +01:00
|
|
|
if (index >= 0 && index < IS31FL3731_LED_COUNT) {
|
2023-10-04 11:12:50 +02:00
|
|
|
memcpy_P(&led, (&g_is31fl3731_leds[index]), sizeof(led));
|
2019-01-24 00:43:48 +01:00
|
|
|
|
|
|
|
// Subtract 0x24 to get the second index of g_pwm_buffer
|
2023-06-08 03:58:53 +02:00
|
|
|
|
|
|
|
if (g_pwm_buffer[led.driver][led.v - 0x24] == value) {
|
|
|
|
return;
|
|
|
|
}
|
2020-12-06 07:18:02 +01:00
|
|
|
g_pwm_buffer[led.driver][led.v - 0x24] = value;
|
|
|
|
g_pwm_buffer_update_required[led.driver] = true;
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_set_value_all(uint8_t value) {
|
2023-11-01 01:53:45 +01:00
|
|
|
for (int i = 0; i < IS31FL3731_LED_COUNT; i++) {
|
2023-07-29 07:25:00 +02:00
|
|
|
is31fl3731_set_value(i, value);
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_set_led_control_register(uint8_t index, bool value) {
|
2023-10-04 11:12:50 +02:00
|
|
|
is31fl3731_led_t led;
|
|
|
|
memcpy_P(&led, (&g_is31fl3731_leds[index]), sizeof(led));
|
2019-01-24 00:43:48 +01:00
|
|
|
|
2019-08-30 20:19:03 +02:00
|
|
|
uint8_t control_register = (led.v - 0x24) / 8;
|
|
|
|
uint8_t bit_value = (led.v - 0x24) % 8;
|
2019-01-24 00:43:48 +01:00
|
|
|
|
|
|
|
if (value) {
|
|
|
|
g_led_control_registers[led.driver][control_register] |= (1 << bit_value);
|
|
|
|
} else {
|
|
|
|
g_led_control_registers[led.driver][control_register] &= ~(1 << bit_value);
|
|
|
|
}
|
|
|
|
|
2020-12-06 07:18:02 +01:00
|
|
|
g_led_control_registers_update_required[led.driver] = true;
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_update_pwm_buffers(uint8_t addr, uint8_t index) {
|
2020-12-06 07:18:02 +01:00
|
|
|
if (g_pwm_buffer_update_required[index]) {
|
2023-07-29 07:25:00 +02:00
|
|
|
is31fl3731_write_pwm_buffer(addr, g_pwm_buffer[index]);
|
2020-12-06 07:18:02 +01:00
|
|
|
g_pwm_buffer_update_required[index] = false;
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-07-29 07:25:00 +02:00
|
|
|
void is31fl3731_update_led_control_registers(uint8_t addr, uint8_t index) {
|
2020-12-06 07:18:02 +01:00
|
|
|
if (g_led_control_registers_update_required[index]) {
|
2019-08-30 20:19:03 +02:00
|
|
|
for (int i = 0; i < 18; i++) {
|
2023-07-29 07:25:00 +02:00
|
|
|
is31fl3731_write_register(addr, i, g_led_control_registers[index][i]);
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
2020-12-06 07:18:02 +01:00
|
|
|
g_led_control_registers_update_required[index] = false;
|
2019-01-24 00:43:48 +01:00
|
|
|
}
|
|
|
|
}
|
2023-10-22 19:32:27 +02:00
|
|
|
|
|
|
|
void is31fl3731_flush(void) {
|
|
|
|
is31fl3731_update_pwm_buffers(IS31FL3731_I2C_ADDRESS_1, 0);
|
|
|
|
#if defined(IS31FL3731_I2C_ADDRESS_2)
|
|
|
|
is31fl3731_update_pwm_buffers(IS31FL3731_I2C_ADDRESS_2, 1);
|
|
|
|
# if defined(IS31FL3731_I2C_ADDRESS_3)
|
|
|
|
is31fl3731_update_pwm_buffers(IS31FL3731_I2C_ADDRESS_3, 2);
|
|
|
|
# if defined(IS31FL3731_I2C_ADDRESS_4)
|
|
|
|
is31fl3731_update_pwm_buffers(IS31FL3731_I2C_ADDRESS_4, 3);
|
|
|
|
# endif
|
|
|
|
# endif
|
|
|
|
#endif
|
|
|
|
}
|